Re: [問題] verilog 建立 table 問題

看板Electronics作者 (偽美少女學園長)時間17年前 (2008/12/09 16:24), 編輯推噓1(100)
留言1則, 1人參與, 最新討論串3/3 (看更多)
※ 引述《sasako (只想把你留在心中)》之銘言: : ※ 引述《peliuya (偽美少女學園長)》之銘言: : : 我想用 verilog 建立一個 sin 的表格,其為200個14bit的陣列 : : 想使其成為 parameter ,不知道該如何撰寫其語法。 : : 還是說 無法用 parameter 宣告? : : 只能宣告為 reg ,再搭配 initial 指定? : : 如果是後者的話, 語法該怎麼描述? : : 感謝各位先進。 : 200個是指可以輸入200種角度嗎? : 然後每個值量化後的bit數是14bit? : 你想存成flip flop的形式(sequential) : 還是assign給值的方式(combinational) 我用VHDL撰寫的語法為 type sin_data is array(0 to 199) of integer; signal sin_table:sin_data:= { 0 ,1029 ,2058 ,3084 ,4107 ,5126 ,6140 ,7148 ,8149 ,9142 , 10126,11100,12063,13014,13952,14876,15786,16680,17558,18418, 19261,20084,20887,21670,22431,23170,23887,24580,25248,25892, 26510,27102,27667,28205,28715,29197,29649,30073,30467,30831, 31164,31467,31739,31979,32188,32365,32510,32623,32703,32752, 32767,32752,32703,32623,32510,32365,32188,31979,31739,31467, 31164,30831,30467,30073,29649,29197,28715,28205,27667,27102, 26510,25892,25248,24580,23887,23170,22431,21670,20887,20084, 19261,18418,17558,16680,15786,14876,13952,13014,12063,11100, 10126,9142 ,8149 ,7148 ,6140 ,5126 ,4107 ,3084 ,2058 ,1029, 0 ,-1029 ,-2058 ,-3084 ,-4107 ,-5126 ,-6140 ,-7148 ,-8149 ,-9142 , -10126,-11100,-12063,-13014,-13952,-14876,-15786,-16680,-17558,-18418, -19261,-20084,-20887,-21670,-22431,-23170,-23887,-24580,-25248,-25892, -26510,-27102,-27667,-28205,-28715,-29197,-29649,-30073,-30467,-30831, -31164,-31467,-31739,-31979,-32188,-32365,-32510,-32623,-32703,-32752, -32767,-32752,-32703,-32623,-32510,-32365,-32188,-31979,-31739,-31467, -31164,-30831,-30467,-30073,-29649,-29197,-28715,-28205,-27667,-27102, -26510,-25892,-25248,-24580,-23887,-23170,-22431,-21670,-20887,-20084, -19261,-18418,-17558,-16680,-15786,-14876,-13952,-13014,-12063,-11100, -10126,-9142 ,-8149 ,-7148 ,-6140 ,-5126 ,-4107 ,-3084 ,-2058 ,-1029 } 即數值於-32767~32767之間,今要改以verilog的方式來撰寫 卻不知道該如何讓其宣告為參數的型態。 以方便我在接下來的程式中,取出某一向量值來做運算。 請各位幫幫忙 ^^ -- ※ 發信站: 批踢踢實業坊(ptt.cc) ◆ From: 140.118.202.20

12/09 22:59, , 1F
你就是要造一個size為200個word的RAM,用case寫就好了
12/09 22:59, 1F
文章代碼(AID): #19FYihW9 (Electronics)
文章代碼(AID): #19FYihW9 (Electronics)