memory barriers in bus_dmamap_sync() ?

看板FB_current作者時間14年前 (2012/01/11 05:32), 編輯推噓0(000)
留言0則, 0人參與, 最新討論串1/13 (看更多)
I was glancing through manpages and implementations of bus_dma(9) and i am a bit unclear on what this API (in particular, bus_dmamap_sync() ) does in terms of memory barriers. I see that the x86/amd64 and ia64 code only does the bounce buffers. The mips seems to do some coherency-related calls. How do we guarantee, say, that a recently built packet is to memory before issuing the tx command to the NIC ? cheers luigi _______________________________________________ freebsd-current@freebsd.org mailing list http://lists.freebsd.org/mailman/listinfo/freebsd-current To unsubscribe, send any mail to "freebsd-current-unsubscribe@freebsd.org"
文章代碼(AID): #1F3AvJ-q (FB_current)
討論串 (同標題文章)
文章代碼(AID): #1F3AvJ-q (FB_current)